Four-channel Local Interconnect Network (LIN) transceiver

# FEATURES

- Compliant with LIN 2.x/ISO 17987-4:2016 (12V)/SAE J2602
- AEC-Q100 qualified
- Compatible with K line

1 芯力特

- Integrated over-temperature protection function (thermal shutdown)
- Integrated dominant time out function
- > Integrated  $30k\Omega$  bus pull slave resistance
- Bus current limiting protection
- Supply undervoltage detection
- Very low power consumption sleep mode and standby mode
- Support remote wake-up
- ▶ Input level compatible with 3.3V/5V devices
- LIN data transmission rate up to 20kbps
- Available in QFN24L/DHVQFN24 package, small outline, no leads

# DESCRIPTION

SIT1024Q is a four-channel Local Interconnect Network (LIN) physical layer transceiver that compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987-4:2016 (12V) and SAE J2602 standards. It is mainly suitable for in-vehicle networks with a transmission rate of 1kbps to 20kbps. SIT1024Q controls the state of the LINx bus through the TXDx pin, and can convert the data stream sent by the protocol controller into a bus signal with the best slew rate and waveform shaping to minimize electromagnetic radiation emission (EME). The LIN bus output pin has an internal pull-up resistor. Only when used as a master node, the LIN bus port needs to be pulled up to  $V_{BATx}$  through an external resistor in series with a diode. SIT1024Q receives the data stream on the bus through the LINx pin, and transmits the data to the external microcontroller through the receiver's output pin RXDx.

SIT1024Q can operate from 5.5V to 18V and supports 12V applications. SIT1024Q has an extremely low quiescent current consumption in sleep mode and standby mode. It can quickly minimize power consumption in the event of a failure. The device can be placed in normal mode via a signal on the pin SLPx\_N.



**PRODUCT APPEARANCE** 

Provide environmentally friendly lead-free package

Four-channel Local Interconnect Network (LIN) transceiver

# **PIN CONFIGURATION**





## **PIN DESCRIPTION**

1 芯力特

| Pin | Symbol | Description                                                                                                                           |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RXD1   | Receive data output 1 (open-drain); active LOW after a wake-up event.                                                                 |
| 2   | SLP1_N | Enable input 1, high level enables devices into Normal mode, low level enables devices Sleep mode, reset the wake-up request on RXD1. |
| 3   | TXD1   | Transmit data input 1.                                                                                                                |
| 4   | RXD2   | Receive data output 2 (open-drain); active LOW after a wake-up event.                                                                 |
| 5   | SLP2_N | Enable input 2, high level enables devices into Normal mode, low level enables devices Sleep mode, reset the wake-up request on RXD2. |
| 6   | TXD2   | Transmit data input 2.                                                                                                                |
| 7   | RXD3   | Receive data output 3 (open-drain); active LOW after a wake-up event.                                                                 |
| 8   | SLP3_N | Enable input 3, high level enables devices into Normal mode, low level enables devices Sleep mode, reset the wake-up request on RXD3. |
| 9   | TXD3   | Transmit data input 3.                                                                                                                |
| 10  | RXD4   | Receive data output 4 (open-drain); active LOW after a wake-up event.                                                                 |

Table 1 SIT1024Q pin description

Four-channel Local Interconnect Network (LIN) transceiver

| Pin | Symbol            | Description                                                                                                                           |
|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 11  | SLP4_N            | Enable input 4, high level enables devices into Normal mode, low level enables devices Sleep mode, reset the wake-up request on RXD4. |
| 12  | TXD4              | Transmit data input 4.                                                                                                                |
| 13  | n.c.              | Not connected.                                                                                                                        |
| 14  | GND2              | Ground connection for LIN3 and LIN4.                                                                                                  |
| 15  | LIN4              | LIN bus line 4 input/output.                                                                                                          |
| 16  | V <sub>BAT2</sub> | Battery supply for LIN3 and LIN4.                                                                                                     |
| 17  | LIN3              | LIN bus line 3 input/output.                                                                                                          |
| 18  | n.c.              | Not connected.                                                                                                                        |
| 19  | GND1              | Ground connection for LIN1 and LIN2.                                                                                                  |
| 20  | LIN2              | LIN bus line 2 input/output.                                                                                                          |
| 21  | V <sub>BAT1</sub> | Battery supply for LIN1 and LIN2.                                                                                                     |
| 22  | LIN1              | LIN bus line 1 input/output.                                                                                                          |
| 23  | n.c.              | Not connected.                                                                                                                        |
| 24  | n.c.              | Not connected.                                                                                                                        |

NOTE: In the QFN24L/DHVQFN24 package, the exposed pad is connected to the GND pin of the chip. In order to obtain enhanced thermal and electrical performance, the exposed pad should be connected to a suitable "ground" on the PCB board.

# LIMITING VALUES

| Parameter                    | Symbol           | Conditions                                      | Range      | Unit |
|------------------------------|------------------|-------------------------------------------------|------------|------|
| Supply voltage               | V <sub>BAT</sub> | $V_{BAT1}$ and $V_{BAT2}$ , with respect to GND | -0.3 ~ +42 | V    |
| Voltage on pin TXD           | V <sub>TXD</sub> | TXD1 ~ TXD4                                     | -0.3 ~ +7  | V    |
| Voltage on pin RXD           | V <sub>RXD</sub> | RXD1 ~ RXD4                                     | -0.3 ~ +7  | V    |
| Voltage on pin SLP_N         | $V_{SLP_N}$      | $SLP1_N \sim SLP4_N$                            | -0.3 ~ +7  | V    |
| Voltage on pin LIN           | $V_{LIN}$        | LIN1 ~ LIN4, with respect to GND                | -42 ~ +42  | V    |
| Virtual junction temperature | Tj               |                                                 | -40 ~ +150 | °C   |
| Storage temperature          | T <sub>stg</sub> |                                                 | -55 ~ +150 | °C   |

NOTE: The maximum limit parameters mean that exceeding these values may cause irreversible damage to the device. Under these conditions, it is not conducive to the normal operation of the device. The continuous operation of the device at the maximum allowable rating may affect the reliability of the device. The reference point for all voltages is ground.

1 芯力特



**BLOCK DIAGRAM** 



Fig 2 Block diagram of SIT1024Q

## FEATURE DESCRIPTION

**SIT1024O** 

#### **1 Overview**

SIT1024Q is a four-channel interface chip used between LIN protocol controller and the physical bus. It can be used for in-vehicle and industrial control with a data rate up to 20kbps. As shown in Fig.2, SIT1024Q is divided into two independent control dual-channel LIN transceiver modules with LIN1/LIN2 and LIN3/LIN4, using VBAT1 and VBAT2 two power supply, respectively has independent logic control circuit, power-on detection circuit and over-temperature protection circuit. SIT1024Q receives the data stream from the protocol controller at the sending data input terminal (TXDx) and converts it into the bus signal with the best swing rate and waveform shaping. The input data on the LIN bus is received by the receiver of SIT1024Q, and converted into a low-voltage logic level signal through the RXDx port to output to the external microcontroller. This device is compliant with LIN 2.x, ISO 17987-4:2016 (12V) and SAE J2602 standards.

#### 2 Operating modes

As shown in Fig 3, SIT1024Q supports four function modes for very-low-power operation (Sleep mode), standby operation (Standby mode), normal operation (Normal mode) and power-up (Power-on reset mode). The operating states in each mode are shown in <u>table 2</u>. SIT1024Q is a four-channel LIN transceiver. Except for the power-on reset mode, the working state of each channel can be controlled independently, that is, the LIN transceiver of the four channels can work in different modes respectively.

#### 2.1 Sleep mode

In normal mode, when SLPx\_N pin has a falling edge and SLPx\_N remains low for longer than t<sub>gotosleep</sub>, the LIN transceiver of the corresponding channel of SIT1024Q enters the sleep mode. SIT1024Q has very low static power consumption when all LIN transceivers of four channels enter sleep mode, but it can still remotely wake up the corresponding channel to enter standby mode through LINx pin, or directly switch to normal mode by pulling up SLPx\_N pin.

In order to prevent the SIT1024Q from waking up due to unexpected wake up events caused by car transient or EMI, filters are designed at the inputs LINx pin and SLPx\_N pin of the receiver. The necessary conditions for SIT1024Q to be woken up in sleep mode are as follows: the remote wake-up time through LINx pin must be longer than  $t_{wake(dom)LIN}$  (dominant wake time of bus); The direct wake-up time through the SLPx\_N pin must be longer than the  $t_{gotonorm \circ}$ 

#### 2.2 Standby mode

When SIT1024Qis in sleep mode, if a remote wake-up event is detected, the device will automatically enter standby mode immediately, and the low level on the RXDx pin will indicate that the wake-up process is used to send a wake up source flag to the MCU (LIN1~LIN4). The SIT1024Q has very low static power consumption when all four-channel LIN transceivers are in standby mode.

Setting pin SLPx\_N high during standby mode may result in the following events:

(1) The LIN transceiver of the corresponding channel enters the normal mode if the high level on pin SLPx N has been maintained for a certain time period  $t_{gotonorm}$ .

(2) An immediate reset of the wake-up request signal on pin RXDx.

#### 2.3 Normal mode

Only in normal mode the SIT1024Q is able to transmit and receive data via the LIN bus and the communication of four-channel LIN transceiver operates independently. The receiver detects the data stream on the LIN bus and outputs it to the microcontroller via pin RXDx, and the high level of bus represents recessive and low level represents dominant. TXDx is the output of the driver, the data stream from protocol controller sent by TXDx to LINx pin output and waveform shaping to minimize electromagnetic radiation emission (EME). When SIT1024Q is used as slave node, LINx port is pulled to  $V_{BATx}$  via internal slave resistor. When SIT1024Q is used as the host node, the LINx port is pulled up to the  $V_{BATx}$  through an external resistor and a diode in series.

In sleep or standby mode, as long as the high level hold time on the SLPx\_N pin is longer than the  $t_{gotonorm}$ , the LIN transceiver of the corresponding channel will enter the normal mode. If the low level hold time on the SLPx\_N pin is longer than  $t_{gotosleep}$ , the LIN transceiver on the corresponding channel switches to sleep mode.

#### 2.4 Power-on reset mode

If the voltage on  $V_{BAT}$  is less than the low-level reset threshold  $V_{th(VBATL)L}$  when powering on, the SIT1024Q is in power-on reset mode and all input and output functions are disabled; when the voltage on  $V_{BATx}$  is longer than the high-level reset threshold  $V_{th(VBATL)H}$ , SIT1024Q enters sleep mode.

#### 3 Remote wake up events

LINx pin remote wake-up: When the LINx pin is pulled down to a low level through a falling edge, a rising edge appears at the next moment, and the low-level holds time between the rising edge and the falling edge at the previous moment is longer than  $t_{wake(dom)LIN}$ , the process is regarded as effective remote wake-up (as shown in <u>Fig 3</u>). After the remote wake-up, the wake-up request event interrupts the microcontroller with the low level of the RXDx pin as the indicator signal.

#### 4 Thermal shutdown

In normal mode, he over-temperature protection circuit will disable the output driver when the junction temperature of SIT1024Q exceeds the shutdown junction temperature  $T_{j(sd)}$  (LIN1/LIN2 or LIN3/LIN4). When the junction temperature is lower than the hysteresis temperature, the driver is enabled again.

#### **5 Dominant timeout function**

If the TXDx pin is forced to be permanently low due to hardware and/or software application failures, the integrated TXDx dominant timeout timer circuit prevents the bus line from being driven to a permanently dominant state (blocking all network communications). The timer is triggered by the falling edge on the

TXDx pin. If the low level on the TXDx holds longer than the internal timer time ( $t_{to(dom)TXD}$ ), the transmitter will be disabled and the drive bus will go into a recessive state. The timer is reset by the rising edge on the TXDx pin.

#### 6 Fail-safe feature

> The interior of the TXDx pin is pulled down to the ground to prevent the undefined floating state of the TXDx pin.

> The interior of the SLPx\_N pin is pulled down to the ground, and the corresponding LIN transceiver will enter the sleep mode when the SLPx\_N pin is floating.

> The loss-of-ground condition has no effect on the bus port, and the bus port has no reverse current.

> The bus driver output stage current limiting to prevent the driver from burning down or functional effects when the bus short-circuits to the  $V_{BATx}$ .

To avoid the effects caused by TXDx pins being forced to permanently low due to hardware and/or software application failures, after switching to normal mode, the LINx driver will be enabled only if a high TXDx level is detected.



Fig 3 State diagram

| Mode      | SLPx_N | RXDx                             | Transmitter <b>x</b> | Remarks                                |
|-----------|--------|----------------------------------|----------------------|----------------------------------------|
| Sleep x   | low    | floating                         | off                  | No wake-up request detected            |
| Standby x | low    | low                              | off                  | Wake-up request detected               |
| Normal x  | high   | Recessive: high<br>Dominant: low | on                   | Enable bus signal shaping              |
| Power-on  | low    | floating                         | off                  | Disable all input and output functions |

Table 2 Working status of SIT1024Q in each mode





Fig 4 Remote wake-up behavior



**SIT1024Q** 

# STATIC CHARACTERISTICS

| Parameter                                                                                                                                   | Symbol                                | Condition                                                                                                                                      | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Power consumpt                                                                                                                              | ion                                   |                                                                                                                                                |      |      |      |      |
| Supply voltage                                                                                                                              | $V_{BAT}$                             | $V_{BAT1}$ and $V_{BAT2}$                                                                                                                      | 5.5  |      | 18   | V    |
|                                                                                                                                             |                                       | Sleep mode (dual channel);<br>bus recessive (dual<br>channel);<br>V <sub>LINx</sub> =V <sub>BAT</sub> ; <sub>SLPx_N</sub> =0V                  | -    | 5    | 15   | μΑ   |
|                                                                                                                                             |                                       | Sleep mode (dual channel);<br>bus dominant (dual<br>channel);<br>V <sub>LINx</sub> =0V; V <sub>SLPx_N</sub> =0V                                | -    | 800  | 2000 | μΑ   |
| 1 1                                                                                                                                         |                                       | Standby mode (dual<br>channel);<br>bus recessive (dual<br>channel);<br>V <sub>LINx</sub> =V <sub>BAT</sub> ; <sub>SLPx_N</sub> =0V             | -    | 5    | 15   | μΑ   |
| battery supply<br>current on $V_{BAT1}$<br>or $V_{BAT2}$ pins<br>( $V_{BAT1}$ or $V_{BAT2}$ is<br>denoted by $V_{BAT}$ ,<br>the same below) | s I <sub>BAT</sub>                    | Standby mode (dual<br>channel);<br>bus dominant (dual<br>channel);<br>V <sub>BAT</sub> =12V; V <sub>LINx</sub> =0V;<br>V <sub>SLPx_N</sub> =0V | -    | 800  | 2000 | μΑ   |
|                                                                                                                                             |                                       | Normal mode (dual<br>channel);<br>bus recessive (dual<br>channel);<br>$V_{LINx}=V_{BAT}; V_{TXDx}=5V;$<br>$V_{SLPx_N}=5V$                      | -    | 240  | 800  | μΑ   |
|                                                                                                                                             |                                       | Normal mode (dual<br>channel)<br>Bus dominant (dual<br>channel);<br>V <sub>BAT</sub> =12V; V <sub>TXDx</sub> =0V;<br>V <sub>SLPx_N</sub> =5V   | -    | 3    | 8    | mA   |
| Power-on reset                                                                                                                              |                                       |                                                                                                                                                |      |      |      |      |
| LOW-level V <sub>BAT</sub><br>reset threshold<br>voltage                                                                                    | V <sub>th</sub> (V <sub>BATL</sub> )L |                                                                                                                                                | 3.9  | 4.4  | 4.7  | V    |

Four-channel Local Interconnect Network (LIN) transceiver

| Parameter                                                 | Symbol                                | Condition                                                                  | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| HIGH-level V <sub>BAT</sub><br>reset threshold<br>voltage | V <sub>th</sub> (V <sub>BATL</sub> )H |                                                                            | 4.2  | 4.7  | 5.1  | V    |
| V <sub>BAT</sub> reset<br>hysteresis<br>voltage           | V <sub>hys</sub> (V <sub>BATL</sub> ) |                                                                            | 0.15 | 0.3  | 0.6  | V    |
| Pin TXDx                                                  |                                       |                                                                            | -    |      |      |      |
| HIGH-level input<br>voltage                               | V <sub>IH</sub>                       |                                                                            | 2    | -    | 7    | V    |
| LOW-level input<br>voltage                                | V <sub>IL</sub>                       |                                                                            | -0.3 | -    | +0.8 | V    |
| hysteresis<br>voltage                                     | V <sub>hys</sub>                      |                                                                            | 50   | 200  | 400  | mV   |
| pull-down<br>resistance on pin<br>TXDx                    | R <sub>PD(TXDx)</sub>                 | V <sub>TXDx</sub> =5V                                                      | 50   | 125  | 400  | kΩ   |
| LOW-level input current                                   | I <sub>IL</sub>                       | V <sub>TXDx</sub> =0V                                                      | -5   | -    | 5    | μΑ   |
| Pin SLPx_N                                                |                                       |                                                                            |      |      |      |      |
| HIGH-level input<br>voltage                               | $V_{\mathrm{IH}}$                     |                                                                            | 2    | -    | 7    | V    |
| LOW-level input<br>voltage                                | $V_{IL}$                              |                                                                            | -0.3 | -    | 0.8  | V    |
| hysteresis<br>voltage                                     | V <sub>hys</sub>                      |                                                                            | 50   | 200  | 400  | mV   |
| pull-down<br>resistance on pin<br>SLPx_N                  | R <sub>PD(SLPx_N)</sub>               | V <sub>SLPx_N</sub> =5V                                                    | 100  | 250  | 650  | kΩ   |
| LOW-level input current                                   | I <sub>IL</sub>                       | V <sub>SLPx_N</sub> =0V                                                    | -5   | -    | 5    | μΑ   |
| Pin RXDx                                                  |                                       |                                                                            |      |      |      |      |
| LOW-level<br>output current                               | I <sub>OL</sub>                       | Normal mode;<br>V <sub>RXDx</sub> =0.4V; V <sub>LINx</sub> =0V             | 1.5  | -    | -    | mA   |
| HIGH-level<br>leakage current                             | I <sub>LH</sub>                       | Normal mode;<br>V <sub>RXDx</sub> =5V; V <sub>LINx</sub> =V <sub>BAT</sub> | -5   | -    | 5    | μΑ   |
| Pin LINx                                                  |                                       |                                                                            |      |      |      |      |
| current limitation<br>for driver<br>dominant state        | I <sub>BUS_LIM</sub>                  | V <sub>TXDx</sub> =0V;<br>V <sub>LINx</sub> =V <sub>BAT</sub> =18V         | 40   | -    | 100  | mA   |

51 芯力特

| Parameter                                      | Symbol                          | Condition                                                                                                                                           | Min.                | Тур.          | Max.                            | Unit |
|------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|---------------------------------|------|
| receiver<br>recessive input<br>leakage current | IBUS_PAS_rec                    | V <sub>TXDx</sub> =5V;<br>V <sub>LINx</sub> =18V; V <sub>BAT</sub> =5.5V                                                                            | -                   | -             | 10                              | μΑ   |
| receiver<br>dominant input<br>leakage current  | $I_{BUS\_PAS\_dom}$             | Normal mode;<br>V <sub>TXDx</sub> =5V;<br>V <sub>LINx</sub> =0V; V <sub>BAT</sub> =12V                                                              | -600                | -             | -                               | μΑ   |
| loss-of-ground<br>bus current                  | I <sub>L(log)</sub>             | V <sub>BAT</sub> =18V; V <sub>LINx</sub> =0V                                                                                                        | -1000               | -             | 10                              | μΑ   |
| loss-of-battery<br>bus current                 | I <sub>L(lob)</sub>             | V <sub>BAT</sub> =0V; V <sub>LINx</sub> =18V                                                                                                        | -                   | -             | 10                              | μΑ   |
| Receiver<br>dominant<br>threshold voltage      | $V_{\text{th(dom)RX}}$          |                                                                                                                                                     | -                   | -             | $0.4 \mathrm{V}_{\mathrm{BAT}}$ | V    |
| Receiver<br>recessive<br>threshold voltage     | V <sub>th(rec)RX</sub>          |                                                                                                                                                     | 0.6V <sub>BAT</sub> | -             | -                               | V    |
| Receiver center voltage                        | V <sub>th(RX)cntr</sub>         | $\frac{V_{th(RX) cntr}}{V_{th(dom)RX}} = (V_{th(rec)RX} + V_{th(dom)RX})/2$                                                                         | $0.475 V_{BAT}$     | $0.5 V_{BAT}$ | $0.525 V_{BAT}$                 | V    |
| Receiver<br>hysteresis<br>threshold voltage    | V <sub>th(hys)RX</sub>          | $V_{th(hys)RX} = V_{th(rec)RX}$ -<br>$V_{th(dom)RX}$                                                                                                | -                   | -             | 0.175V <sub>bat</sub>           | V    |
| Slave resistance                               | R <sub>slave</sub>              | connected between<br>pins LIN and V <sub>BAT</sub> ;<br>V <sub>LINx</sub> =0V; V <sub>BAT</sub> =12V;<br>V <sub>TXDx</sub> =V <sub>SLPx_N</sub> =5V | 20                  | 30            | 60                              | kΩ   |
| capacitance on<br>pin LIN                      | C <sub>LIN</sub> <sup>[1]</sup> |                                                                                                                                                     | -                   | -             | 30                              | pF   |
| Dominant output<br>voltage                     | V <sub>o(dom)</sub>             | Normal mode;<br>V <sub>TXDx</sub> =0V; V <sub>BAT</sub> =7V                                                                                         | -                   | -             | 1.4                             | V    |
| Dominant output<br>voltage                     | V <sub>o(dom)</sub>             | Normal mode;<br>V <sub>TXDx</sub> =0V; V <sub>BAT</sub> =18V                                                                                        | -                   | -             | 2.0                             | V    |
| Thermal shutdov                                | vn                              |                                                                                                                                                     |                     |               |                                 |      |
| shutdown<br>junction<br>temperature            | T <sub>j(sd)</sub> [1]          |                                                                                                                                                     | 150                 | -             | 200                             | °C   |

 $(Unless specified otherwise; 5.5V \leq VBAT \leq 18V, -40^{\circ}C \leq T_{j} \leq 150^{\circ}C; typical in V_{BAT} = 12V, T_{amb} = 25^{\circ}C).$ 

[1] Not tested in production; guaranteed by design.



# SWITCH CHARACTERISTICS

**SIT1024Q** 

| Parameter                     | Symbol Condition                      |                                                                                                                                                                                                                                 |       | Тур. | Max.  | Unit |
|-------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| Duty cycles                   |                                       |                                                                                                                                                                                                                                 |       |      |       |      |
| Duty cycle 1                  | δ1 <sup>[1][2]</sup>                  | $ \begin{array}{l} V_{th(rec)(max)} = 0.744 \times V_{BAT}; \\ V_{th(dom)(max)} = 0.581 \times V_{BAT}; \\ t_{bit} = 50 \mu s; \\ V_{BAT} = 7V \sim 18V  \underline{Fig \ 5} \end{array} $                                      | 0.396 | -    | -     |      |
| Duty cycle 1                  | 01 * * *                              |                                                                                                                                                                                                                                 | 0.396 | -    | -     |      |
|                               | δ2 <sup>[2][3]</sup>                  | $\label{eq:Vth(rec)(min)} = 0.422 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.284 \times V_{BAT}; \\ t_{bit} = 50 \mu s; \\ V_{BAT} = 7.6 V \sim 18 V \qquad \underline{Fig \ 5}$                                                   | -     | -    | 0.581 |      |
| Duty cycle 2                  | 02 [2][2]                             | $\label{eq:Vth} \begin{array}{l} V_{th(rec)(min)} = 0.41 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.275 \times V_{BAT}; \\ t_{bit} = 50 \mu s; \\ V_{BAT} = 6.1 V \sim 7.6 V  \underline{Fig \ 5} \end{array}$                     | -     | -    | 0.581 |      |
| Duty avala 2                  | δ <b>3</b> <sup>[1][2]</sup>          |                                                                                                                                                                                                                                 | 0.417 | -    | -     |      |
| Duty cycle 3                  | 05 (5)(-)                             | $\label{eq:Vth(rec)(max)} \begin{split} & V_{th(rec)(max)} = 0.797 \times V_{BAT}; \\ & V_{th(dom)(max)} = 0.630 \times V_{BAT}; \\ & t_{bit} = 96 \mu s; \\ & V_{BAT} = 5.5 V \sim 7 V \qquad \underline{Fig \ 5} \end{split}$ | 0.417 | -    | -     |      |
| Duty guala 4                  | δ4 <sup>[2][3]</sup>                  | $ \begin{array}{l} V_{th(rec)(min)} = 0.389 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.251 \times V_{BAT}; \\ t_{bit} = 96 \mu s; \\ V_{BAT} = 7.6 V \sim 18 V  \underline{Fig \ 5} \end{array} $                                  | -     | -    | 0.590 |      |
| Duty cycle 4                  | 04                                    | $ \begin{array}{l} V_{th(rec)(min)} = 0.378 \times V_{BAT}; \\ V_{th(dom)(min)} = 0.242 \times V_{BAT}; \\ t_{bit} = 96 \mu s; \\ V_{BAT} = 6.1 V \sim 7.6 V  \underline{Fig.5} \end{array} $                                   | -     | -    | 0.590 |      |
| Timing characterist           | tics                                  |                                                                                                                                                                                                                                 |       |      |       |      |
| Receiver<br>propagation delay | t <sub>PD(RX)</sub> <sup>[4]</sup>    |                                                                                                                                                                                                                                 | -     | -    | 6     | μs   |
| Receiver<br>propagation delay | t <sub>PD(RX)sym</sub> <sup>[4]</sup> |                                                                                                                                                                                                                                 | -2    | -    | 2     | μs   |

| Parameter                    | Symbol                    | Condition                              | Min. | Тур. | Max. | Unit |
|------------------------------|---------------------------|----------------------------------------|------|------|------|------|
| LIN dominant<br>wake-up time | t <sub>wake(dom)LIN</sub> | Sleep mode                             | 30   | 68   | 150  | μs   |
| Go to normal time            | t <sub>gotonorm</sub>     |                                        | 2    | 6    | 10   | μs   |
| Go to sleep time             | t <sub>gotosleep</sub>    |                                        | 2    | 6    | 10   | μs   |
| Dominant time-out<br>time    | t <sub>to(dom)TXD</sub>   | start with the falling edge<br>on TXDx | 6    | 12   | 50   | ms   |

 $(Unless specified otherwise; 5.5V \le VBAT \le 18V, -40^{\circ}C \le T_{j} \le 150^{\circ}C; typical in V_{BAT} = 12V, T_{amb} = 25^{\circ}C).$ 

[1] 
$$\delta 1, \delta 3 = \frac{t_{bus(rec)(\min)}}{2 \times t_{bit}};$$

 $\label{eq:logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_logical_lo$ 

[3] 
$$\delta 2, \delta 4 = \frac{t_{bus(rec)(max)}}{2 \times t_{bit}};$$

[4] Load condition pin RXDx:  $C_{TXDx}=20pF$ ,  $R_{RXDx}=2.4k\Omega$ .



Fig 5 Bus signal transmission timing diagram



**TYPICAL APPLICATION** 



Fig 6 Typical application of the SIT1024Q

Note:  $C_{Lx}=220$  pF when used as a slave node; RLx/CLx combination of 660 $\Omega$ /6.8nF is recommended when the master node is used to obtain a slower bus waveform slope.

Four-channel Local Interconnect Network (LIN) transceiver

# QFN24L/DHVQFN24 DIMENSIONS



▶ 芯力特



# TAPE AND REEL INFORMATION



| A0 | component width                         |  |  |  |
|----|-----------------------------------------|--|--|--|
| B0 | Dimension designed to accommodate the   |  |  |  |
| Ы  | component length                        |  |  |  |
| K0 | Dimension designed to accommodate the   |  |  |  |
| K0 | component thickness                     |  |  |  |
| W  | Overall width of the carrier tape       |  |  |  |
| P1 | Pitch between successive cavity centers |  |  |  |

Dimension designed to accommodate the



Direction of Feed

PIN1 is in quadrant 1

| Package type | Reel<br>diameter<br>A (mm) | Tape<br>width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm)      | P1<br>(mm)      | W<br>(mm)  |
|--------------|----------------------------|--------------------------|------------|------------|-----------------|-----------------|------------|
| QFN24L       | 330±1                      | 12.4                     | 3.80±0.10  | 5.80±0.10  | $1.05 \pm 0.10$ | $8.00 \pm 0.10$ | 12.00±0.30 |

# ORDERING INFORMATION

| TYPE NUMBER | PACKAGE                                                              | PACKING       |
|-------------|----------------------------------------------------------------------|---------------|
| SIT1024QHG  | QFN24L/DHVQFN24,<br>Small outline package<br>(3.5mm*5.5mm), no leads | Tape and reel |

Leadless QFN24L/DHVQFN24 is packed with 5000 pieces/disc in braided packaging.

## **REFLOW SOLDERING**

芯力特



| parameter                                                                            | Lead-free soldering conditions |  |
|--------------------------------------------------------------------------------------|--------------------------------|--|
| Ave ramp up rate $(T_L \text{ to } T_P)$                                             | 3 °C/second max                |  |
| Preheat time t <sub>s</sub> (T <sub>smin</sub> =150 °C to T <sub>smax</sub> =200 °C) | 60-120 seconds                 |  |
| Melting time t <sub>L</sub> (T <sub>L</sub> =217 °C)                                 | 60-150 seconds                 |  |
| Peak temp T <sub>P</sub>                                                             | 260-265 °C                     |  |
| $5^{\circ}$ C below peak temperature $t_P$                                           | 30 seconds                     |  |
| Ave cooling rate $(T_P \text{ to } T_L)$                                             | 6 °C/second max                |  |
| Normal temperature 25°C to peak temperature $T_P$ time                               | 8 minutes max                  |  |

#### Important statement

SIT reserves the right to change the above-mentioned information without prior notice.



# **REVISION HISTORY**

| Version number | Data sheet status                               | Revision date  |
|----------------|-------------------------------------------------|----------------|
| V1.0           | Initial version.                                | March 2023     |
| V1.1           | Added "AEC-Q100 qualified";<br>Adjusted format. | September 2023 |